

## Pb Free Boot Directive Compl

## Single-chip Type with Built-in FET Switching Regulator Series Output 1.5A or Less High Efficiency Step-down Switching Regulator with Built-in Power MOSFET

## BD9150MUV

No.10027ECT13

#### Description

ROHM's high efficiency dual step-down switching regulator BD9150MUV is a 2ch output power supply designed to produce a low voltage including 3.3,1.2 volts from 5.0 volts power supply line. Offers high efficiency with our original pulse skip control technology and synchronous rectifier. Employs a current mode control system to provide faster transient response to sudden change in load.

#### Features

- 1) Offers fast transient response with current mode PWM control system.
- 2) Offers highly efficiency for all load range with synchronous rectifier (Pch/Nch FET) and SLLM<sup>TM</sup> (Simple Light Load Mode)
- 3) 2ch output power supply.
- 4) Each of EN controls 2ch output.
- 5) Incorporates soft-start function.
- 6) Incorporates ULVO functions.
- 7) Incorporates thermal protection and short-current protection circuit with time delay function.
- 8) Incorporates shutdown function Icc=0  $\mu$  A(Typ.)
- 9) Output current max 1.5A/1.5A.
- 10) Employs small surface mount package : VQFN020V4040

#### ●Use

Power supply for LSI including DSP, Micro computer and ASIC

#### ●Absolute Maximum Rating (Ta=25°C)

| Parameter                   | Symbol           | Limit                           | Unit |
|-----------------------------|------------------|---------------------------------|------|
| Vcc Voltage                 | Vcc              | -0.3 <b>~</b> +7 * <sup>1</sup> | V    |
|                             | V <sub>EN1</sub> | -0.3~+7                         | V    |
| EN Voltage                  | V <sub>EN2</sub> | -0.3~+7                         | V    |
| SW/ \/oltaga                | V <sub>SW1</sub> | -0.3~+7                         | V    |
| SW Voltage                  | V <sub>SW2</sub> | -0.3~+7                         | V    |
|                             | Pd1              | 0.34*2                          | W    |
| Devuer Dissingtion          | Pd2              | 0.70 * <sup>3</sup>             | W    |
| Power Dissipation           | Pd3              | 1.21 *4                         | W    |
|                             | Pd4              | 3.56* <sup>5</sup>              | W    |
| Operating Temperature Range | Topr             | -40~+85                         | °C   |
| Storage Temperature Range   | Tstg             | -55~+150                        | °C   |
| Maximum Junction            | Tjmax            | +150                            | °C   |

\*1 Pd should not be exceeded.

\*2 IC only

\*3 1-layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil : 10.29mm<sup>2</sup>

\*4 4-layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil : 10.29mm<sup>2</sup>, in each layers

\*5 4-layer. mounted on a 74.2mm × 74.2mm × 1.6mm glass-epoxy board, occupied area by copper foil : 5505mm<sup>2</sup>, in each layers

### ●Operating Conditions (Ta=-40~+85°C)

| Parameter                 | Symbol |      | Unit |                   |      |  |
|---------------------------|--------|------|------|-------------------|------|--|
| Falameter                 | Symbol | Min. | Тур. | Max.              | Unit |  |
| Vcc Voltage               | Vcc    | 4.75 | 5.0  | 5.5               | V    |  |
|                           | Ven1   | 0    | -    | 5.5               | V    |  |
| EN Voltage                | Ven2   | 0    | -    | 5.5               | V    |  |
| Output Voltage range      | Vout2  | 0.8  | -    | 2.5               | V    |  |
|                           | Isw1   | -    | -    | 1.5* <sup>6</sup> | А    |  |
| SW Average Output Current | lsw2   | -    | -    | 1.5* <sup>6</sup> | А    |  |

\*6 Pd and ASO should not be exceeded.

#### Electrical Characteristics

◎ (Ta=25°C AVcc=PVcc=5.0V, EN1=EN2=AVcc ,unless otherwise specified.)

| Deverater              | Currence al |       | Limit |       |      | O a sa diti a sa |  |
|------------------------|-------------|-------|-------|-------|------|------------------|--|
| Parameter              | Symbol      | Min.  | Тур.  | Max.  | Unit | Condition        |  |
| Standby Current        | Istb        | -     | 0     | 10    | μA   | EN1=EN2=0V       |  |
| Bias Current           | Icc         | -     | 500   | 800   | μA   |                  |  |
| EN Low Voltage         | VENL        | -     | GND   | 0.8   | V    | Standby Mode     |  |
| EN High Voltage        | Venh        | 2.0   | Vcc   | -     | V    | Active Mode      |  |
| EN Input Current       | len         | -     | 1     | 10    | μA   | VEN1=VEN2=2V     |  |
| Oscillation Frequency  | Fosc        | 1.2   | 1.5   | 1.8   | MHz  |                  |  |
| Pch FET ON Resistance  | Ronp1       | -     | 0.17  | 0.3   | Ω    | Vcc=5V           |  |
|                        | Ronp2       | -     | 0.17  | 0.3   | Ω    | Vcc=5V           |  |
| Nch FET ON Resistance  | Ronn1       | -     | 0.13  | 0.2   | Ω    | Vcc=5V           |  |
|                        | Ronn2       | -     | 0.13  | 0.2   | Ω    | Vcc=5V           |  |
| FB Reference Voltage   | FB1         | 3.25  | 3.3   | 3.35  | V    | ±1.5%            |  |
|                        | FB2         | 0.788 | 0.8   | 0.812 | V    | ±1.5%            |  |
| UVLO Threshold Voltage | Vuvlo1      | 3.6   | 3.8   | 4.0   | V    | Vcc=5→0V         |  |
| UVLO Release Voltage   | Vuvlo2      | 3.65  | 3.9   | 4.2   | V    | Vcc=0→5V         |  |
| Soft Start Time        | Tss         | 0.4   | 0.8   | 1.6   | ms   |                  |  |
| Timer Latch Time       | TLATCH      | 0.68  | 1.36  | 2.72  | ms   | SCP/TSD ON       |  |
| Output Short circuit   | VSCP1       | -     | 1.65  | 2.4   | V    | FB1=3.3→0V       |  |
| Threshold Voltage      | VSCP2       | -     | 0.4   | 0.56  | V    | FB2=0.8→0V       |  |

## Block Diagram, Application Circuit





## Fig.1 BD9150MUV TOP View





| Pin<br>name | Function                                                           | Pin                                                                                                                                                                                                                                                                    | Pin                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                         |
|-------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Function                                                           | No.                                                                                                                                                                                                                                                                    | name                                                                                                                                                                                                                                                        | Function                                                                                                                                                                                                                                                                                |
| PGND2       | Ch2 Lowside source pin                                             | 11                                                                                                                                                                                                                                                                     | ITH1                                                                                                                                                                                                                                                        | Ch1 GmAmp output pin/Connected<br>phase compensation capacitor                                                                                                                                                                                                                          |
| PVcc        | Highside FET source pin                                            | 12                                                                                                                                                                                                                                                                     | AGND                                                                                                                                                                                                                                                        | Ground                                                                                                                                                                                                                                                                                  |
| PVcc        | Highside FET source pin                                            | 13                                                                                                                                                                                                                                                                     | N.C.                                                                                                                                                                                                                                                        | Non Connection                                                                                                                                                                                                                                                                          |
| PVcc        | Highside FET source pin                                            | 14                                                                                                                                                                                                                                                                     | AVcc                                                                                                                                                                                                                                                        | VCC power supply input pin                                                                                                                                                                                                                                                              |
| PGND1       | Ch1 Lowside source pin                                             | 15                                                                                                                                                                                                                                                                     | ITH2                                                                                                                                                                                                                                                        | Ch1 GmAmp output pin/Connected phase compensation capacitor                                                                                                                                                                                                                             |
| PGND1       | Ch1 Lowside source pin                                             | 16                                                                                                                                                                                                                                                                     | FB2                                                                                                                                                                                                                                                         | Ch2 output voltage detect pin                                                                                                                                                                                                                                                           |
| SW1         | Ch1 Pch/Nch FET drain output pin                                   | 17                                                                                                                                                                                                                                                                     | EN2                                                                                                                                                                                                                                                         | Ch2 Enable pin(High Active)                                                                                                                                                                                                                                                             |
| SW1         | Ch1 Pch/Nch FET drain output pin                                   | 18                                                                                                                                                                                                                                                                     | SW2                                                                                                                                                                                                                                                         | Ch2 Pch/Nch FET drain output pin                                                                                                                                                                                                                                                        |
| EN1         | Ch1 Enable pin(High Active)                                        | 19                                                                                                                                                                                                                                                                     | SW2                                                                                                                                                                                                                                                         | Ch2 Pch/Nch FET drain output pin                                                                                                                                                                                                                                                        |
| FB1         | Ch1 output voltage detect pin                                      | 20                                                                                                                                                                                                                                                                     | PGND2                                                                                                                                                                                                                                                       | Ch2 Lowside source pin                                                                                                                                                                                                                                                                  |
|             | PVcc<br>PVcc<br>PVcc<br>PGND1<br>PGND1<br>SW1<br>SW1<br>SW1<br>EN1 | PVccHighside FET source pinPVccHighside FET source pinPVccHighside FET source pinPVccHighside FET source pinPGND1Ch1 Lowside source pinPGND1Ch1 Lowside source pinSW1Ch1 Pch/Nch FET drain output pinSW1Ch1 Pch/Nch FET drain output pinEN1Ch1 Enable pin(High Active) | PVccHighside FET source pin12PVccHighside FET source pin13PVccHighside FET source pin14PGND1Ch1 Lowside source pin15PGND1Ch1 Lowside source pin16SW1Ch1 Pch/Nch FET drain output pin17SW1Ch1 Pch/Nch FET drain output pin18EN1Ch1 Enable pin(High Active)19 | PVccHighside FET source pin12AGNDPVccHighside FET source pin13N.C.PVccHighside FET source pin14AVccPGND1Ch1 Lowside source pin15ITH2PGND1Ch1 Lowside source pin16FB2SW1Ch1 Pch/Nch FET drain output pin17EN2SW1Ch1 Pch/Nch FET drain output pin18SW2EN1Ch1 Enable pin(High Active)19SW2 |

#### ●Pin No. & function table



## ●Characteristics data 【BD9150MUV】



## **BD9150MUV**

#### Information on advantages

Advantage 1 : Offers fast transient response with current mode control system.



Advantage 2 : Offers high efficiency for all load range.

· For lighter load:

Utilizes the current mode control mode called SLLM for lighter load, which reduces various dissipation such as switching dissipation (P<sub>SW</sub>), gate charge/discharge dissipation, ESR dissipation of output capacitor (P<sub>ESR</sub>) and on-resistance dissipation (P<sub>RON</sub>) that may otherwise cause degradation in efficiency for lighter load.



· For heavier load:

Utilizes the synchronous rectifying mode and the low on-resistance MOS FETs incorporated as power transistor.



Advantage 3 : • Supplied in smaller package due to small-sized power MOS FET incorporated.

- Output capacitor Co required for current mode control: 22 μ F ceramic capacitor
- Inductance L required for the operating frequency of 1 MHz: 2.2 
   µ H inductor
  - · Incorporates FET + Boot strap diode

Reduces a mounting area required.



0.1

#### Operation

BD9150MUV is a synchronous rectifying step-down switching regulator that achieves faster transient response by employing current mode PWM control system. It utilizes switching operation in PWM (Pulse Width Modulation) mode for heavier load, while it utilizes SLLM (Simple Light Load Mode) operation for lighter load to improve efficiency.

#### OSynchronous rectifier

It does not require the power to be dissipated by a rectifier externally connected to a conventional DC/DC converter IC, and its P.N junction shoot-through protection circuit limits the shoot-through current during operation, by which the power dissipation of the set is reduced.

#### OCurrent mode PWM control

Synthesizes a PWM control signal with a inductor current feedback loop added to the voltage feedback.

#### PWM (Pulse Width Modulation) control

The oscillation frequency for PWM is 1 MHz. SET signal form OSC turns ON a highside MOS FET (while a lowside MOS FET is turned OFF), and an inductor current  $I_L$  increases. The current comparator (Current Comp) receives two signals, a current feedback control signal (SENSE: Voltage converted from  $I_L$ ) and a voltage feedback control signal (FB), and issues a RESET signal if both input signals are identical to each other, and turns OFF the highside MOS FET (while a lowside MOS FET is turned ON) for the rest of the fixed period. The PWM control repeat this operation.

#### SLLM (Simple Light Load Mode) control

When the control mode is shifted from PWM for heavier load to the one for lighter load or vise versa, the switching pulse is designed to turn OFF with the device held operated in normal PWM control loop, which allows linear operation without voltage drop or deterioration in transient response during the mode switching from light load to heavy load or vise versa. Although the PWM control loop continues to operate with a SET signal from OSC and a RESET signal from Current Comp, it is so designed that the RESET signal is held issued if shifted to the light load mode, with which the switching is tuned OFF and the switching pulses are thinned out under control. Activating the switching intermittently reduces the switching dissipation and improves the efficiency.







## BD9150MUV

#### Description of operations

#### Soft-start function

EN terminal shifted to "High" activates a soft-starter to gradually establish the output voltage with the current limited during startup, by which it is possible to prevent an overshoot of output voltage and an inrush current.

Shutdown function

With EN terminal shifted to "Low", the device turns to Standby Mode, and all the function blocks including reference voltage circuit, internal oscillator and drivers are turned to OFF. Circuit current during standby is  $0 \mu$  F (Typ.).

UVLO function

Detects whether the input voltage sufficient to secure the output voltage of this IC is supplied. And the hysteresis width of 100mV (Typ.) is provided to prevent output chattering.



Fig.30 Soft start, Shutdown, UVLO timing chart

Short-current protection circuit with time delay function

Turns OFF the output to protect the IC from breakdown when the incorporated current limiter is activated continuously for the fixed time(TLATCH) or more. The output thus held tuned OFF may be recovered by restarting EN or by re-unlocking UVLO.



Fig.31 Short-current protection circuit with time delay timing chart

#### Switching regulator efficiency

Efficiency n may be expressed by the equation shown below:

 $\eta = \frac{\text{Vout} \times \text{Iout}}{\text{Vin} \times \text{lin}} \times 100[\%] = \frac{\text{Pout}}{\text{Pin}} \times 100[\%] = \frac{\text{Pout}}{\text{Pout} + \text{Pd}\alpha} \times 100[\%]$ 

Efficiency may be improved by reducing the switching regulator power dissipation factors  $P_{D}\alpha$  as follows:

**Dissipation factors:** 

1) ON resistance dissipation of inductor and FET :  $PD(I^2R)$ 

2) Gate charge/discharge dissipation : PD(Gate)

3) Switching dissipation : PD(SW)

4) ESR dissipation of capacitor : PD(ESR)

5) Operating current dissipation of IC : PD(IC)

 $1)PD(I^{2}R) = IOUT^{2} \times (RCOIL + RON) \quad (RCOIL[\Omega] : DC \text{ resistance of inductor, } RON[\Omega] : ON \text{ resistance of FET, } IOUT[A] : Output$ current.)

2)PD(Gate)=Cgs × f × V (Cgs[F] : Gate capacitance of FET, f[H] : Switching frequency, V[V] : Gate driving voltage of FET)

3)PD(SW)=  $\frac{Vin^2 \times CRSS \times IOUT \times f}{IDRIVE}$  (CRSS[F] : Reverse transfer capacitance of FET, IDRIVE[A] : Peak current of gate.)

4)PD(ESR)=IRMS<sup>2</sup> × ESR (IRMS[A] : Ripple current of capacitor, ESR[ $\Omega$ ] : Equivalent series resistance.) 5)PD(IC)=Vin × Icc (Icc[A] : Circuit current.)

Consideration on permissible dissipation and heat generation

As this IC functions with high efficiency without significant heat generation in most applications, no special consideration is needed on permissible dissipation or heat generation. In case of extreme conditions, however, including lower input voltage, higher output voltage, heavier load, and/or higher temperature, the permissible dissipation and/or heat generation must be carefully considered.

For dissipation, only conduction losses due to DC resistance of inductor and ON resistance of FET are considered. Because the conduction losses are considered to play the leading role among other dissipation mentioned above including gate charge/discharge dissipation and switching dissipation.



As RONH is greater than RONL in this IC, the dissipation increases as the ON duty becomes greater. With the consideration on the dissipation as above, thermal design must be carried out with sufficient margin allowed.

#### Selection of components externally connected





Fig.33 Output ripple current

The inductance significantly depends on output ripple current. As seen in the equation (1), the ripple current decreases as the inductor and/or switching frequency increases.

$$\Delta L = \frac{(Vcc-Vout) \times Vout}{L \times Vcc \times f} [A] \cdot \cdot \cdot (1)$$

Appropriate ripple current at output should be 20% more or less of the maximum output current.

$$\Delta IL=0.2 \times IOUTMAX. [A] \cdot \cdot \cdot (2)$$

$$L= \frac{(VCC-VOUT) \times VOUT}{\Delta IL \times VCC \times f} [H] \cdot \cdot \cdot (3)$$

( $\Delta$  IL: Output ripple current, and f: Switching frequency)

\*Current exceeding the current rating of the inductor results in magnetic saturation of the inductor, which decreases efficiency. The inductor must be selected allowing sufficient margin with which the peak current may not exceed its current rating.

If Vcc=5.0V, Vout=1.2V, f=1.5MHz, ∆ IL=0.2 × 1.5A=0.3A, for example,(BD9150MUV)

$$\mathsf{L} = \frac{(5-1.2) \times 1.2}{0.3 \times 5 \times 1.5 \mathsf{M}} = 2.02\,\mu \ \rightarrow \ 2.2[\,\mu\,\mathsf{H}]$$

\*Select the inductor of low resistance component (such as DCR and ACR) to minimize dissipation in the inductor for better efficiency.

2. Selection of output capacitor (Co)



Fig.34 Output capacitor

#### 3. Selection of input capacitor (Cin)



Fig.35 Input capacitor

Output capacitor should be selected with the consideration on the stability region and the equivalent series resistance required to smooth ripple voltage.

Output ripple voltage is determined by the equation (4) :

 $\Delta$  Vout= $\Delta$  IL × ESR [V] · · · (4)

- (∆ IL: Output ripple current, ESR: Equivalent series resistance of output capacitor)
- % Rating of the capacitor should be determined allowing sufficient margin against output voltage. A  $22 \mu$  F to  $100 \mu$  F ceramic capacitor is recommended. Less ESR allows reduction in output ripple voltage.

Input capacitor to select must be a low ESR capacitor of the capacitance sufficient to cope with high ripple current to prevent high transient voltage. The ripple current IRMS is given by the equation (5):

$$IRMS=IOUT \times \frac{\sqrt{VOUT(VCC-VOUT)}}{VCC} [A] \cdot \cdot \cdot (5)$$

$$< Worst case > IRMS(max.)$$

$$When Vcc=2 \times VOUT, IRMS= \frac{IOUT}{2}$$

$$If Vcc=5.0V, VOUT=1.2V, and IOUTmax.=1.5A, (BD9150MUV)$$

$$IRMS=2 \times \frac{\sqrt{1.2(5.0-1.2)}}{5.0} = 0.85[ARMS]$$

A low ESR 22  $\mu$  F/10V ceramic capacitor is recommended to reduce ESR dissipation of input capacitor for better efficiency.

4. Determination of RITH, CITH that works as a phase compensator

As the Current Mode Control is designed to limit a inductor current, a pole (phase lag) appears in the low frequency area due to a CR filter consisting of a output capacitor and a load resistance, while a zero (phase lead) appears in the high frequency area due to the output capacitor and its ESR. So, the phases are easily compensated by adding a zero to the power amplifier output with C and R as described below to cancel a pole at the power amplifier.



VOUT1 ESR RO1 COUT PGND ī RITH1 PVc CIN1 сітн1 IC. PVc CIN2 PVc ITH2 PGND RITH2 COUT2 CITH2 ESR VOUT2 RC I R1 Fig.38 Typical application

Stable feedback loop may be achieved by canceling the pole fp (Min.) produced by the output capacitor and the load resistance with CR zero correction by the error amplifier.

$$fz(Amp.) = fp(Min.)$$

$$\xrightarrow{1} \frac{1}{2\pi \times RITH \times CITH} = \frac{1}{2\pi \times ROMax. \times CO}$$

#### 5. Determination of output voltage



Use 1 k $\Omega$ ~100 k $\Omega$  resistor for R1. If a resistor of the resistance higher than 100 k $\Omega$  is used, check the assembled set carefully for ripple voltage etc.

#### ●BD9150MUV Cautions on PC Board layout



Fig.40 Layout diagram

- ① Lay out the input ceramic capacitor CIN closer to the pins PVCC and PGND, and the output capacitor Co closer to the pin PGND.
- 2 Lay out CITH and RITH between the pins ITH and GND as neat as possible with least necessary wiring.
- % VQFN020V4040 (BD9150MUV) has thermal PAD on the reverse of the package. The package thermal performance may be enhanced by bonding the PAD to GND plane which take a large area of PCB.

| Symbol      | Part              | Value     |       | Manufacturer | Series            |
|-------------|-------------------|-----------|-------|--------------|-------------------|
| 14.0        | Cail              | 2.2uH     |       | TDK          | LTF5022-2R2N3R2   |
| L1,2        | Coil              | 2.2uH     | 2.2uH |              | LTF5022-2R2N3R2   |
| CIN1,CIN2   | Ceramic capacitor | 22uF      |       | Murata       | GRM32EB11A226KE20 |
| Cout1,Cout2 | Ceramic capacitor | 22uF      |       | Murata       | GRM31CB30J226KE18 |
| Сітн1       | Ceramic capacitor | 330pF     |       | Murata       | CRM18 Serise      |
| RITH1       | Resistance        | 56k Ω     |       | Rohm         | MCR03 Serise      |
|             | Ceramic capacitor | Vout=1.0V | 330pF | Murata       | CRM18 Serise      |
| Сітн2       |                   | VOUT=1.2V | 330pF | Murata       | GRM18 Serise      |
|             |                   | Vоυт=1.5V | 330pF | Murata       | GRM18 Serise      |
|             |                   | Vout=1.8V | 330pF | Murata       | GRM18 Serise      |
|             |                   | Vout=2.5V | 330pF | Murata       | GRM18 Serise      |
| RITH2       | Resistance        | Vout=1.0V | 39kΩ  | Rohm         | MCR03 Serise      |
|             |                   | VOUT=1.2V | 47kΩ  | Rohm         | MCR03 Serise      |
|             |                   | Vout=1.5V | 56k Ω | Rohm         | MCR03 Serise      |
|             |                   | Vout=1.8V | 75kΩ  | Rohm         | MCR03 Serise      |
|             |                   | Vout=2.5V | 91kΩ  | Rohm         | MCR03 Serise      |

•Recommended components Lists on above application

\*The parts list presented above is an example of recommended parts. Although the parts are sound, actual circuit characteristics should be checked on your application carefully before use. Be sure to allow sufficient margins to accommodate variations between external devices and this IC when employing the depicted circuit with other circuit constants modified. Both static and transient characteristics should be considered in establishing these margins. When switching noise is substantial and may impact the system, a low pass filter should be inserted between the VCC and PVCC pins, and a schottky barrier diode or snubber established between the SW and PGND pins.

●I/O equivalence circuit 【BD9150MUV】





#### Notes for use

#### 1. Absolute Maximum Ratings

While utmost care is taken to quality control of this product, any application that may exceed some of the absolute maximum ratings including the voltage applied and the operating temperature range may result in breakage. If broken, short-mode or open-mode may not be identified. So if it is expected to encounter with special mode that may exceed the absolute maximum ratings, it is requested to take necessary safety measures physically including insertion of fuses.

### 2. Electrical potential at GND

GND must be designed to have the lowest electrical potential In any operating conditions.

3. Short-circuiting between terminals, and mismounting

When mounting to pc board, care must be taken to avoid mistake in its orientation and alignment. Failure to do so may result in IC breakdown. Short-circuiting due to foreign matters entered between output terminals, or between output and power supply or GND may also cause breakdown.

4. Thermal shutdown protection circuit

Thermal shutdown protection circuit is the circuit designed to isolate the IC from thermal runaway, and not intended to protect and guarantee the IC. So, the IC the thermal shutdown protection circuit of which is once activated should not be used thereafter for any operation originally intended.

5. Inspection with the IC set to a pc board

If a capacitor must be connected to the pin of lower impedance during inspection with the IC set to a pc board, the capacitor must be discharged after each process to avoid stress to the IC. For electrostatic protection, provide proper grounding to assembling processes with special care taken in handling and storage. When connecting to jigs in the inspection process, be sure to turn OFF the power supply before it is connected and removed.

#### 6. Input to IC terminals

This is a monolithic IC with  $P^+$  isolation between P-substrate and each element as illustrated below. This P-layer and the N-layer of each element form a P-N junction, and various parasitic element are formed.

If a resistor is joined to a transistor terminal as shown in Fig 42.

OP-N junction works as a parasitic diode if the following relationship is satisfied; GND>Terminal A (at resistor side), or GND>Terminal B (at transistor side); and

Oif GND>Terminal B (at NPN transistor side),

a parasitic NPN transistor is activated by N-layer of other element adjacent to the above-mentioned parasitic diode. The structure of the IC inevitably forms parasitic elements, the activation of which may cause interference among circuits, and/or malfunctions contributing to breakdown. It is therefore requested to take care not to use the device in such manner that the voltage lower than GND (at P-substrate) may be applied to the input terminal, which may result in activation of parasitic elements.





#### 7. Ground wiring pattern

If small-signal GND and large-current GND are provided, It will be recommended to separate the large-current GND pattern from the small-signal GND pattern and establish a single ground at the reference point of the set PCB so that resistance to the wiring pattern and voltage fluctuations due to a large current will cause no fluctuations in voltages of the small-signal GND. Pay attention not to cause fluctuations in the GND wiring pattern of external parts as well.

8 . Selection of inductor

It is recommended to use an inductor with a series resistance element (DCR)  $0.1\Omega$  or less. Especially, in case output voltage is set 1.6V or more, note that use of a high DCR inductor will cause an inductor loss, resulting in decreased output voltage. Should this condition continue for a specified period (soft start time + timer latch time), output short circuit protection will be activated and output will be latched OFF. When using an inductor over  $0.1\Omega$ , be careful to ensure adequate margins for variation between external devices and this IC, including transient as well as static characteristics. Furthermore, in any case, it is recommended to start up the output with EN after supply voltage is within operation range.

#### Ordering part number



#### VQFN020V4040



# Notice

#### Precaution on using ROHM Products

1. Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment <sup>(Note 1)</sup>, transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

| JAPAN  | USA    | EU         | CHINA   |  |
|--------|--------|------------|---------|--|
| CLASSⅢ |        | CLASS II b |         |  |
| CLASSⅣ | CLASSⅢ | CLASSⅢ     | CLASSII |  |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [C] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation (Pd) depending on Ambient temperature (Ta). When used in sealed area, confirm the actual ambient temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

#### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used; if flow soldering method is preferred, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

#### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

#### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- 2. Even under ROHM recommended storage condition, solderability of products out of recommended storage time period may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

#### **Precaution for Product Label**

QR code printed on ROHM Products label is for ROHM's internal use only.

#### Precaution for Disposition

When disposing Products please dispose them properly using an authorized industry waste company.

#### Precaution for Foreign Exchange and Foreign Trade act

Since our Products might fall under controlled goods prescribed by the applicable foreign exchange and foreign trade act, please consult with ROHM representative in case of export.

#### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data. ROHM shall not be in any way responsible or liable for infringement of any intellectual property rights or other damages arising from use of such information or data.:
- 2. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the information contained in this document.

#### **Other Precaution**

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- 3. In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

#### **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in an y way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.